An heterogeneous compiler of dataflow programs for zynq platforms

Bezati, Endri (EPFL, Lausanne, Switzerland) ; Casale-Brunet, Simone (EPFL, Lausanne, Switzerland) ; Mosqueron, Romuald (School of Management and Engineering Vaud, HES-SO // University of Applied Sciences Western Switzerland) ; Mattavelli, Marco (EPFL, Lausanne, Switzerland)

In recent years, the number and variety of heterogeneous multiprocessor system-on-chip MPSoCs, such as for instance Zynq platforms, has sensibly increased. However, today all design flow solutions capable of programming the different components of such platforms require to the designer either to modify the software or hardware based designs to obtain higher performance implementations. Thus, the developer needs to either rewrite functional blocks in HDL or to use high-level synthesis of C-like sequential languages with platform locked extensions. In this paper, a compiler infrastructure that takes as input a single behavioral representation, expressed in high-level dataflow RVC-CAL language, is proposed for programming any of the components of heterogeneous Zynq MPSoCs platforms without the need of modifying any line of code on the design.


Keywords:
Conference Type:
full paper
Faculty:
Ingénierie et Architecture
School:
HEIG-VD
Institute:
ReDS - Reconfigurable & embedded Digital Systems
Publisher:
Brighton, UK, 12-17 May 2019
Date:
2019-05
Brighton, UK
12-17 May 2019
Pagination:
5 p.
Published in:
Proceedings of ICASSP 2019 - 2019 IEEE International Conference on Acoustics, Speech and Signal Processing (ICASSP), 12-17 May 2019, Brighton, UK
Numeration (vol. no.):
pp. 1537-1541
DOI:
ISBN:
978-1-4799-8131-1
Appears in Collection:

Note: The status of this file is: restricted


 Record created 2020-03-26, last modified 2020-10-27

Fulltext:
Download fulltext
PDF

Rate this document:

Rate this document:
1
2
3
 
(Not yet reviewed)